2024-05-11 21:53:35 +08:00
|
|
|
|
`timescale 1ns/1ps
|
|
|
|
|
|
|
|
|
|
// 三通道图像合成一个RGB图像
|
|
|
|
|
module chanels_to_RGB #(
|
|
|
|
|
parameter IN_DEPTH = 12, // 输入图像的色深
|
|
|
|
|
parameter OUT_DEPTH = 8 // 输出图像的色深
|
|
|
|
|
) (
|
|
|
|
|
input clk,
|
|
|
|
|
input reset,
|
|
|
|
|
|
|
|
|
|
input in_en,
|
2024-05-15 16:43:41 +08:00
|
|
|
|
input [15:0] data_in [2:0], // 0:R 1:G 2:B
|
2024-05-11 21:53:35 +08:00
|
|
|
|
|
|
|
|
|
// 输出相关
|
2024-05-16 17:15:25 +08:00
|
|
|
|
input out_que, // 数据请求
|
2024-05-13 16:52:13 +08:00
|
|
|
|
output out_en,
|
|
|
|
|
output [3 * OUT_DEPTH - 1:0] data_out
|
2024-05-11 21:53:35 +08:00
|
|
|
|
);
|
2024-05-16 17:15:25 +08:00
|
|
|
|
localparam READ_DATA = 0;
|
|
|
|
|
localparam SEND_DATA = 1;
|
|
|
|
|
|
|
|
|
|
reg [1:0] state, nextState;
|
2024-05-11 21:53:35 +08:00
|
|
|
|
reg [31:0] data_cal [2:0]; // 用于保存运算结果,防止溢出
|
|
|
|
|
reg fifo_en;
|
2024-05-13 16:52:13 +08:00
|
|
|
|
reg [3 * OUT_DEPTH - 1:0] fifo_in; // 输入fifo中缓存
|
2024-05-16 17:15:25 +08:00
|
|
|
|
wire fifo_empty, fifo_que;
|
|
|
|
|
|
|
|
|
|
always @(posedge clk or posedge reset) begin
|
|
|
|
|
if (reset) begin
|
|
|
|
|
state <= READ_DATA;
|
|
|
|
|
end
|
|
|
|
|
else begin
|
|
|
|
|
state <= nextState;
|
|
|
|
|
end
|
|
|
|
|
end
|
|
|
|
|
|
|
|
|
|
always @(*) begin
|
|
|
|
|
case (state)
|
|
|
|
|
READ_DATA: nextState = (in_en) ? SEND_DATA : READ_DATA;
|
|
|
|
|
SEND_DATA: nextState = READ_DATA;
|
|
|
|
|
endcase
|
|
|
|
|
end
|
2024-05-11 21:53:35 +08:00
|
|
|
|
|
|
|
|
|
always @(posedge clk or posedge reset) begin
|
|
|
|
|
if (reset) begin
|
|
|
|
|
// 初始化
|
2024-05-13 16:52:13 +08:00
|
|
|
|
data_cal[0] <= 0;
|
|
|
|
|
data_cal[1] <= 0;
|
|
|
|
|
data_cal[2] <= 0;
|
|
|
|
|
fifo_en <= 0;
|
|
|
|
|
fifo_in <= 0;
|
2024-05-11 21:53:35 +08:00
|
|
|
|
end
|
|
|
|
|
else begin
|
2024-05-16 17:15:25 +08:00
|
|
|
|
case (state)
|
|
|
|
|
READ_DATA: begin
|
|
|
|
|
fifo_en <= 0;
|
2024-05-16 17:33:39 +08:00
|
|
|
|
|
2024-05-16 17:15:25 +08:00
|
|
|
|
if (in_en) begin
|
|
|
|
|
data_cal[0] <= data_in[0] * OUT_DEPTH / IN_DEPTH;
|
|
|
|
|
data_cal[1] <= data_in[1] * OUT_DEPTH / IN_DEPTH;
|
|
|
|
|
data_cal[2] <= data_in[2] * OUT_DEPTH / IN_DEPTH;
|
|
|
|
|
|
|
|
|
|
end
|
|
|
|
|
end
|
2024-05-11 21:53:35 +08:00
|
|
|
|
|
2024-05-16 17:15:25 +08:00
|
|
|
|
SEND_DATA: begin
|
|
|
|
|
fifo_en <= 1;
|
2024-05-16 17:33:39 +08:00
|
|
|
|
fifo_in <= {data_cal[0][OUT_DEPTH - 1:0], data_cal[1][OUT_DEPTH - 1:0], data_cal[2][OUT_DEPTH - 1:0]};
|
2024-05-16 17:15:25 +08:00
|
|
|
|
end
|
|
|
|
|
endcase
|
2024-05-11 21:53:35 +08:00
|
|
|
|
end
|
|
|
|
|
end
|
|
|
|
|
|
|
|
|
|
// 存在数据请求且FIFO不为空时,才发送数据
|
2024-05-16 17:15:25 +08:00
|
|
|
|
assign fifo_que = (out_que && !fifo_empty) ? 1 : 0;
|
2024-05-11 21:53:35 +08:00
|
|
|
|
|
2024-05-16 17:15:25 +08:00
|
|
|
|
SOFTFIFO #(
|
|
|
|
|
.DATA_WIDTH_W(3 * OUT_DEPTH),
|
|
|
|
|
.DATA_WIDTH_R(3 * OUT_DEPTH)
|
2024-05-11 21:53:35 +08:00
|
|
|
|
) RGB_FIFO (
|
2024-05-16 17:15:25 +08:00
|
|
|
|
.rst(reset), //asynchronous port,active hight
|
|
|
|
|
.clkw(clk), //write clock
|
|
|
|
|
.clkr(clk), //read clock
|
|
|
|
|
.we(fifo_en), //write enable,active hight
|
|
|
|
|
.di(fifo_in), //write data
|
|
|
|
|
.re(fifo_que), //read enable,active hight
|
|
|
|
|
.dout(data_out), //read data
|
|
|
|
|
.valid(out_en), //read data valid flag
|
|
|
|
|
/* verilator lint_off PINCONNECTEMPTY */
|
|
|
|
|
.full_flag(), //fifo full flag
|
|
|
|
|
.empty_flag(fifo_empty), //fifo empty flag
|
|
|
|
|
/* verilator lint_off PINCONNECTEMPTY */
|
|
|
|
|
.afull(), //fifo almost full flag
|
|
|
|
|
/* verilator lint_off PINCONNECTEMPTY */
|
|
|
|
|
.aempty(), //fifo almost empty flag
|
|
|
|
|
/* verilator lint_off PINCONNECTEMPTY */
|
|
|
|
|
.wrusedw(), //stored data number in fifo
|
|
|
|
|
/* verilator lint_off PINCONNECTEMPTY */
|
|
|
|
|
.rdusedw() //available data number for read
|
2024-05-11 21:53:35 +08:00
|
|
|
|
);
|
|
|
|
|
|
2024-05-13 11:29:03 +08:00
|
|
|
|
endmodule
|